
Senior Engineer, Design Verification
22 hours ago
InnoPhase Inc., DBA GreenWave Radios, is at the forefront of innovation in Open RAN digital radios. Our cutting-edge solutions, powered by the Hermes64 RF SoC, are designed to enhance network energy efficiency while dramatically reducing operational expenses, with purpose-built silicon that is the heart of ORAN-based active antenna arrays.
Based in San Diego, California, GreenWave Radios has earned a reputation for delivering power-efficient digital-to-RF solutions. Our commitment to innovation is backed by a robust team of more than 100 talented engineers spread across four R&D facilities worldwide and an extensive portfolio of over 120 global patent filings, underscoring our dedication to pushing the boundaries of radio technology.
InnoPhase Inc., DBA GreenWave Radios and Synergic Emergence have a co-employment relationship. For over three years, GreenWave Radios has partnered with Synergic Emergence, a professional employment organization provider, to offer our employees the best benefits and services. This arrangement means that Synergic Emergence provides employee pay checks and benefits, and GreenWave Radios will provide employment, evaluation, and advancement. By outsourcing some HR functions, GreenWave Radios can focus on what we do best developing and implementing highly innovative SOC cellular radio integrated circuit products.
Job Description
InnoPhase Inc., DBA GreenWave Radios Bangalore is looking for a Senior Engineer - Design Verification to join our fast-paced and motivated team to drive excellence in our 5G products. This role is an excellent opportunity for someone that enjoys driving the critical path and making a significant impact in launching products into the market and winning
Key Responsibilities
- You will be working within DV team on verifying ORAN packet processing blocks using internal developed reference Python Model.
- Work on high speed SERDES interface verification such as PCIE but not limited to.
- Develop UVM testbench environment and execute verification cases to verify RTL design in bit true and cycle accurate.
- Construct SoC level testbench re-using verification components developed at the IP/ Subsystem level. Test bench architecture for random/directed testing, stimulus generation, and integration of custom and off the shelf VIP/UVCs.
- Develop and execute verification plans based on design specifications and collaboration with architects and designers.
- Construct HW/SW Co-Verification environment - test-benches, use-cases, APIs, sequences. Execute and Debug use-cases.
- Be part of a dynamic and functionally diverse team with opportunities for gaining exposure to modelling (TLM), HW emulation/acceleration, and SW driven verification.
- Debug test cases and report verification result to achieve expected code/functional coverage metrics. Utilize constrained random verification, functional coverage, code coverage and assertions to achieve goals.
- Work with FW team to convert DV sequence to FW drivers
- Support emulation, FPGA, prototyping efforts.
- Implement and maintain automated verification flows in languages such as Python, Perl/ Shell scripts.
Job Requirements
- Master's and/or bachelor's degree in engineering (or equivalent) in EC/ EE/ CS.
- 5 or more years of experience in ORAN protocol design verification using reference models.
- Hands-on experiences in integrating Python/C++ models to UVM environment and create Agents, Scoreboards components for network functional blocks.
- Experiences in Cadence vManager for DV metrics extraction and regression
- Good understanding of the complete verification life cycle (test plan, testbench through coverage closure).
- Expertise in developing testbench environment and verification components (Monitor, Scoreboard, Driver, Agent etc) from scratch.
- Proficient in SystemVerilog, Verilog, UVM and C; and scripting languages like Python, Perl and Tcl/Shell.
- Experience in developing IP/ Subsystem/ chip-level SystemVerilog and UVM based
- Experiences in GIT, JIRA, MS office suites
Benefits:
- Competitive salary and stock options.
- Learning and development opportunities.
- Employer paid health Insurance.
- Earned, Casual, Sick & parental leaves.
-
Senior Design Verification Architect
1 week ago
Bengaluru, Karnataka, India, Karnataka Eximietas Design Full timeEximietas Design Hiring Senior Design Verification Architects/ Sr. Manger.Experience: 10+ Years.Location: Bengaluru or Visakhapatnam or San Jose, Bay Area, & Austin, USA.Anyone with a Valid H1B or Already in US.Job Description:# Lead SoC Design Verification efforts for complex projects, ensuringsuccessful execution of verification plans.# Develop and...
-
Senior Design Verification Lead
1 week ago
Bengaluru, Karnataka, India, Karnataka Eximietas Design Full timeEximietas Hiring Senior Design Verification Engineers/Leads (PCIE)Experience: 10+ Years.Location: Bengaluru or Visakhapatnam or San Jose, Bay Area, & Austin, USA.Anyone with a Valid H1B or Already in US.Job Description:Lead SoC Design Verification efforts for complex projects, ensuring successful execution of verification plans.Develop and implement...
-
Senior Design Verification Engineer
5 days ago
Bengaluru, Karnataka, India Thought Frameworks Full time ₹ 20,00,000 - ₹ 25,00,000 per yearPosition :Senior Design Verification (DV) EngineerExperience :5-9 yearsLocation :BangaloreWork Mode :Work from officeJob Type :Full-timeJob SummaryWe are seeking a highly skilled and experienced Senior Design Verification (DV) Engineer with 5-9 years of experience to join our team in Bangalore. The ideal candidate will be a hands-on expert in SystemVerilog...
-
Senior Design Verification Engineer
1 week ago
Bengaluru, Karnataka, India, Karnataka Modernize Chip Solutions Full timeJob Title: Senior Design Verification EngineerLocation: Bengaluru, IndiaExperience: 5+ YearsNotice Period: Less than 30 DaysJob Description:We are seeking a Senior Design Verification Engineer with 5+ years of experience in SoC/IP level verification. The candidate must have strong expertise in SystemVerilog, UVM methodology, testbench development, functional...
-
Senior Design Verification Engineer
1 week ago
Bengaluru, Karnataka, India, Karnataka HCLTech Full timePosition Overview: We are seeking a highly skilled Senior Engineer/Architect to join our dynamic team. In this pivotal role, you will lead the design and verification of advanced integrated circuits (ICs), ensuring they meet the highest standards of quality and performance. This position offers the opportunity to work on groundbreaking projects and influence...
-
Senior Design Verification Engineer
1 week ago
Bengaluru, Karnataka, India, Karnataka eInfochips Full timePOSITION TITLE: Senior Engineer/Engineer – ASIC Design Verification LOCATION: Noida/ Bangalore/ Hyderabad/ Pune/ Chennai/ AhmedabadROLE & RESPONSIBILITIES An expert level with developing UVM-based SV test-benches.Highly experienced with defining block, sub-system and SOC top level test plans.Relevant experience with one or more of PCIe, NVMe, NAND, DDR and...
-
Verification Lead Design Engineer
1 week ago
Bengaluru, Karnataka, India, Karnataka Cadence System Design and Analysis Full timeBE/BTech/ME/MTech - Electrical / Electronics / VLSI with an experience as a design and verification engineer.5+ years of Design Verification experience with SV/UVMStrong background on functional verification fundamentals, environment planning, test plan generation, environment development is a must.Design Verification experience verifying complex designs and...
-
Senior Design Verification Engineer
1 week ago
Bengaluru, Karnataka, India, Karnataka ACL Digital Full timeSenior Design Verification EngineerLocation: Bangalore.Experience: 4 to 10 Years.Notice Period: Any.Perform verification of complex digital designs at block and system level.Develop testbenches using SystemVerilog/UVM for simulation and debugging.Create and execute comprehensive test plans for functional verification.Achieve coverage targets using code and...
-
Senior Design Verification Engineer
1 week ago
Bengaluru, Karnataka, India, Karnataka ACL Digital Full timeSenior Design Verification EngineerJob Description:SV / UVM Test bench development and test cases coding.Code and Functional coverage analysis and closure.Work with team for verification closure.Experience with python or any other scripting language is a plus.Bus protocols AXI / APB / UART/ IJTAG protocol working knowledge is an advantage.Experience: 3 to 8...
-
Bengaluru, Karnataka, India Mirafra Technologies Full time ₹ 20,00,000 - ₹ 25,00,000 per yearWe're Hiring | Seniors/Leads/ Managers Design Verification EngineersAre you passionate aboutIP, Subsystem, and SoC level verification?JoinMirafra Technologiesand be part of an innovative journey in theSemiconductor & VLSI domain, working on cutting-edge projects with a dynamic teamRole:Seniors/Leads/ ManagersDesign Verification EngineerExperience:4+ YearsKey...