Senior Staff STA Engineer
6 days ago
About Marvell
Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
This position is with Timing signoff team part of The Central Engineering PD group at Marvell, Bangalore. This team is part of global Implementation team that plays a key role in Netlist to GDS implementation, covering Synthesis, P&R, Timing, PV and Power implementation all custom ASICs for all the OEM's. We are looking for a strong technical individual contributor having experience in STA using industry standard tools.What You Can Expect
- As a STA engineer you will be part of our signoff team responsible for signing off timing for the next generation Multi-Ghz high-performance processor SOC and custom ASIC chips in leading-edge CMOS process technology.
- Work with design teams across various disciplines such as Digital/RTL/Analog in helping them take their blocks (custom, PnR) through the global timing flow and making sure all the blocks meet timing requirements.
- Be responsible for .constraint development, validation at the block/subsystem/full chip level.
- Responsible for timing closure of sub systems/full chip across timing modes.
- Provide technical direction, coaching, and mentoring to employees on your team and others when necessary to achieve successful project outcomes.
- Writing scripts in TCL and Perl to achieve productivity enhancements through automation.
What We're Looking For
- B-Tech with 10+ or M-Tech candidate with 8+ years of hands-on experience and leadership in full-chip STA/Synthesis. Should have played a Timing lead role with 5+ years' experience in handling Timing sign off for multi-million hierarchical designs.
- Should have hands on constraints development experience including third party IP's, budgeting , STA modes understanding (FUNC/TEST) and driving the timing closure for block, Subsystem as well as chip level.
- Driving the timing closure for block, Subsystem as well as chip level.
- Candidate should have excellent problem solving skills in timing domain, should be well versed with scripting language PERL/TCL/AWK/Shell .
- Candidate Should have experience in working with global teams as a timing lead, handling Customer/Stakeholder interactions, driving technical deliverable's/dependencies across the design cycle (DFT/PD/FE/Power)
- Candidate should possess excellent inter-personal skills with experience in providing mentorship to junior engineers, reviewing designs and providing technical guidance
Additional Compensation and Benefit Elements
With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We're dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it's like to work at Marvell, visit our Careers page.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Interview Integrity
As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.
Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.
This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.
#LI-MN1-
Staff STA Engineer
2 days ago
Bengaluru, Karnataka, India Qualcomm Full time ₹ 20,00,000 - ₹ 25,00,000 per year*Job Area:*Engineering Group, Engineering Group > Hardware EngineeringGeneral Summary:As a leading technology innovator, Qualcomm pushes the boundaries of what's possible to enable next-generation experiences and drives digital transformation to help create a smarter, connected future for all. As a Qualcomm Hardware Engineer, you will plan, design, optimize,...
-
Senior Staff Engineer-STA(Synthesis)
6 days ago
Bengaluru, Karnataka, India Infineon Full time ₹ 1,20,00,000 - ₹ 2,40,00,000 per yearImplement high-performance, low-power, and area-efficient digital designs. Bachelors or Masters in Electrical/Electronics Engineering with 8+years of relevant experience. Delivery oriented, Passionate to learn and explore, Transparent incommunication, Flexibility related to project situations. Candidate should have strong Synthesis/STA fundamentals. Has done...
-
Senior STA Engineer
6 days ago
Bengaluru, Karnataka, India Qualcomm Full time ₹ 15,00,000 - ₹ 25,00,000 per yearMinimum Qualifications:Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work...
-
Senior STA Engineer
2 weeks ago
Bengaluru, Karnataka, India NXP Semiconductors Full time ₹ 12,00,000 - ₹ 24,00,000 per yearJob Description ** Locations**Bangalore Time Type Full time Posted On Posted Today Job Requisition ID R Summary: The Digital Physical Design Engineer is responsible for a physical implementation of IP, Subsystem or IC design. Job Qualification:Experience range: 4-7 years Should be good in Synthesis Flow setup and Synthesis flows....
-
STA Engineer
5 hours ago
Bengaluru, Karnataka, India ACL Digital Full time ₹ 12,00,000 - ₹ 36,00,000 per yearJob Title:STA EngineerLocation:Banglaore/HyderabadEmployment Type:Full-timeIndustry:Semiconductors / VLSI / ASIC DesignJob Summary:We are looking for a skilled and motivatedSTA Engineerto join our backend implementation team. The engineer will be responsible for RTL-to-GDSII implementation of complex SoC blocks or full-chip designs, targeting performance,...
-
STA Engineer
1 week ago
Bengaluru, Karnataka, India Eximietas Design Full time US$ 1,50,000 - US$ 2,00,000 per yearWe are seeking an exceptional STA Engineer to take a key role in our semiconductor designteam. As STA Engineer you will get opportunity to work with talented and passionate STAengineers and create designs that push the envelope on performance, energy efficiency andscalability. you will lead the STA for cutting-edge high speed and complex large ASIC. Youwill...
-
STA Engineer
5 hours ago
Bengaluru, Karnataka, India Proziod Analytics Pvt Ltd Full time ₹ 15,00,000 - ₹ 25,00,000 per yearJob Description:We are seeking an experienced Static Timing Analysis (STA) Engineer to join our team. The ideal candidate will have strong expertise in STA setup, timing convergence, and sign-off processes across complex, multi-mode, multi-voltage domain designs. The role requires deep understanding of STA methodologies, timing validation, and...
-
Senior Staff Engineer-STA(Synthesis)
2 weeks ago
Bengaluru, Karnataka, India Infineon Technologies Full time ₹ 12,00,000 - ₹ 36,00,000 per yearWrite and implement block level and top-level constraints for Synthesis, Static Timing Analysis.Job Description In your new role you will:Implement high-performance, low-power, and area-efficient digital designs.Write and implement block level and top-level constraints for Synthesis, Static Timing Analysis .Optimize designs for power, performance, and area,...
-
STA Engineers
2 weeks ago
Bengaluru, Karnataka, India LeadSoc Technologies Pvt Ltd Full time ₹ 6,00,000 - ₹ 18,00,000 per yearStatic Timing Analysis (STA) EngineerJob SummaryThe Static Timing Analysis (STA) Engineer will own the timing sign-off and closure for complex integrated circuits (ICs) and/or System-on-Chips (SoCs). This role involves defining and validating timing constraints, performing multi-mode multi-corner (MMMC) timing analysis, and collaborating with design and...
-
STA methodology engineer
2 weeks ago
Bengaluru, Karnataka, India NXP Semiconductors Full time ₹ 12,00,000 - ₹ 36,00,000 per yearJob Title: STA Methodology EngineerTeam: CTO-DE-FDIP-Logic LibrariesLocation: BengaluruExperience Level: 10–12 YearsEmployment Type: Full-TimeRole Overview:We are seeking a highly skilled and experienced STA Methodology Engineer to join our CTO-DE-FDIP-Logic Libraries team. In this role, you will be responsible for benchmarking various logic libraries...