Senior IP Verification Engineer

7 days ago


Bengaluru, Karnataka, India AMD Full time US$ 1,50,000 - US$ 2,00,000 per year

Overview:

WHAT YOU DO AT AMD CHANGES EVERYTHING

We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world's most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives.

AMD together we advance_

Responsibilities:

MTS Design Verification Engineer

THE ROLE:

As an MTS Design Verification Engineer in AMD's Infinity (Data) Fabric team, you will be responsible for developing, implementing, and executing advanced verification methodologies to ensure the quality and correctness of AMD's high-performance interconnect IP. You will work closely with architects, designers, and verification peers to deliver a robust and scalable verification environment for AMD's CPUs, GPUs, and APUs.

THE PERSON:

You have a passion for modern, complex processor architecture, digital design, and verification in general. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems.

KEY RESPONSIBILITIES:

  • Develop UVM-based verification environments in SystemVerilog for Data Fabric IP blocks and subsystems.
  • Create and execute test plans based on architectural and micro-architectural specifications.
  • Write constrained-random and directed tests to verify functionality, corner cases, and performance features.
  • Define, collect, and analyze functional and code coverage metrics; drive coverage closure.
  • Debug simulation failures, working closely with design and architecture teams to root-cause issues.
  • Implement checkers, assertions, and monitors to ensure protocol and design compliance.
  • Maintain and enhance verification infrastructure for reusability across projects.
  • Collaborate with team members across geographies to integrate and verify at the block and subsystem level.

PREFERRED EXPERIENCE:

  • Strong SystemVerilog and UVM skills for functional verification.
  • Experience with functional coverage, random stimulus generation, and assertion-based verification.
  • Proficiency with industry-standard EDA tools (e.g., Synopsys VCS, Cadence Xcelium, Mentor Questa).
  • Solid understanding of computer architecture and digital logic design.
  • Strong debugging skills using simulation tools and waveforms.
  • Scripting skills in Python, Perl, or similar for automation and regression management

ACADEMIC CREDENTIALS:

  • Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field.
  • 5–8 years of experience in ASIC or SoC design verification.
  • Experience with multi-clock domain designs, high-speed interconnect protocols, and coherency protocols.
  • Familiarity with formal verification methodologies is a plus.
  • LI-BM2

Qualifications:

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants' needs under the respective laws throughout all stages of the recruitment and selection process.



  • Bengaluru, Karnataka, India ACL Digital Full time

    Job Title :IP Verification Engineer – UVM verification Exp Level:4+ yrs Location:Bangalore/Hyderabad Job Description:System Verilog based UVM Functional verification, Behavioral modelling of functional blocks. System level performance verification, traffic patterns, bandwidth & latency analysis. Expertise in AXI4 bus protocol. Experience in Network On Chip...


  • Bengaluru, Karnataka, India ACL Digital Full time

    GFx IP Verification Engineer Ramp up on the GFx IP and the verification infrastructure. Debug C++ based testcases using logs and waveforms. Regression debug and root cause, raise JIRAs and verify the fixes Coverage analysis. Port C++ tests to PSS. Debug and fix the PSS tests to have the same result as C++ tests. 4+ years of design verification experience....


  • Bengaluru, Karnataka, India ACL Digital Full time

    GFx IP Verification EngineerRamp up on the GFx IP and the verification infrastructure.Debug C++ based testcases using logs and waveforms.Regression debug and root cause, raise JIRAs and verify the fixesCoverage analysis.Port C++ tests to PSS.Debug and fix the PSS tests to have the same result as C++ tests.4+ years of design verification experience.Experience...


  • Bengaluru, Karnataka, India Org Linked Full time ₹ 20,00,000 - ₹ 25,00,000 per year

    Job Title: Senior Verification EngineerLocation: Bangalore, Hyderabad, Ahmedabad, Pune, Gurugram, BhubaneswarExperience: 5+ YearsRole OverviewWe are seeking an experienced Senior Verification Engineer to join our dynamic team. The ideal candidate will bring strong expertise in UVM and SystemVerilog, with hands-on experience in verification of high-speed...


  • Bengaluru, Karnataka, India Tenstorrent Full time

    RISC-V System IP Design Verification EngineerLocation : Bangalore (Hybrid)Experience Level : 7- 15 yearsAbout the Role :Were looking for a hands-on RISC-V System IP DV Engineer to design, implement, and evolve state-of-the-art verification infrastructure for next-generation System IPs including interrupt controllers, IOMMU, power management, and debug/DFD...


  • Bengaluru, Karnataka, India AMD Full time ₹ 20,00,000 - ₹ 25,00,000 per year

    WHAT YOU DO AT AMD CHANGES EVERYTHINGWe care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences - the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our...


  • Bengaluru, Karnataka, India Altera Full time ₹ 1,04,000 - ₹ 1,30,878 per year

    Job DetailsJob Description:Team Leadership And ManagementLead and mentor a team of engineers working on FPGA IP verificationDefine team priorities, set goals, and monitor performance through KPIs and regular performance reviews.Foster an environment of learning, collaboration, and technical excellence to drive verification efficiencies.Technical...


  • Bengaluru, Karnataka, India Blueberry Semiconductors Full time ₹ 12,00,000 - ₹ 36,00,000 per year

    Job Title: Senior Verification Engineer – UVM/IP/SOCLocation: [Bengaluru]Job Type: Full-TimeExperience Level: 6+ YearsEducation: B.Tech/ B.E, M.Tech, Electrical/Electronics Engineering, or related fieldPREFERABLE: Immediate Joiners are preferredJob Description:We are seeking a highly motivated and experiencedSenior Verification Engineerto join our IP/SOC...


  • Bengaluru, Karnataka, India Synopsys Full time US$ 1,00,000 - US$ 1,50,000 per year

    Job Titles: - ASIC Verification Staff EngineerWe Are:At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and...


  • Bengaluru, Karnataka, India ACL Digital Full time

    Senior Design Verification Engineer: Should have PCIE IP level verification exposure Good UVM understanding Serial protocol understanding Interested,please drop your updated CV to