
ASIC Verification Engineer, Networking
1 day ago
As a Design Verification Engineer, you will be part of a team working with the best in the industry, focused on developing ASIC solutions for Meta's data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based testbench development to verification closure. Along with traditional simulation, use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
Responsibilities
Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification Develop functional tests based on verification test plan Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage Debug, root-cause and resolve functional failures in the design, partnering with the Design team Perform simulation-based testing, including functional, performance, and compliance testing Stay up-to-date with industry trends, standards, and best practices related to Networking Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry Mentor other engineers to drive and deliver high confidence verification for highly complex ASIC projects
Qualifications
Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience At least 8+ years of relevant experience Track record of 'first-pass success' in ASIC development cycles Hands-on experience in Verilog, SystemVerilog, UVM , C/C++, Python based verification Experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies Experience in one or more of the following areas along with functional verification - Ethernet, 400G MAC, NIC, RDMA, TSO, LRO, PSP, RoCE (RDMA over converged Ethernet), Congestion Control etc Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle Experience in IP, Cluster and SoC level verification in both RTL and Gate Level Setup Proficiency in scripting languages such as Python, Perl, or TCL to build tools and flows for verification environments Experience using analytical skills to craft novel solutions to tackle industry-level complex designs Demonstrated experience with effective collaboration with cross functional teams 12+ years of hands-on experience in development of UVM based verification environments from scratch Expertise in the Networking domain with in-depth experience working with Ethernet, 400G MAC, RDMA, RoCE, NIC, TSO, LRO, TimeSync protocols Experience with IP or integration verification of high-speed interfaces like Ethernet, PCIe, DDR, HBM Experience with verification of ARM/RISC-V based sub-systems or SoCs Experience with revision control systems like Mercurial(Hg), Git or SVN Experience with development of fully automated flows and scripts for data exploration, analysis and performance verification Experience with simulators and waveform debugging tools Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation Experience working across and building relationships with cross-functional design, model and emulation teams
-
Asic Verification Engineer, Networking
6 days ago
Bengaluru, Karnataka, India Meta Full timeMeta is hiring Application-Specific Integrated Circuit ASIC Design Verification Engineer within the Infrastructure organization We are looking for individuals with experience in Design Verification to build IP and System On Chip SoC for data center applications As a Design Verification Engineer you will be part of a team working with the best in the...
-
ASIC Engineer, Design Verification
1 day ago
Bengaluru, Karnataka, India Meta Full time US$ 1,50,000 - US$ 2,00,000 per yearMeta is hiring Application-Specific Integrated Circuit (ASIC) Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a team working with the best in the...
-
ASIC Engineer, Formal Verification
4 weeks ago
Bengaluru, Karnataka, India Meta Platform Full timeJob DescriptionJob descriptionMeta is looking for ASIC Engineer, Formal Verification to join our dynamic team and embark on a rewarding career journey.- Develop and implement ASIC design methodologies, including design, verification, and testing Collaborate with cross-functional teams to identify and understand requirements and develop solutions that meet...
-
ASIC Engineer, Design Verification
4 weeks ago
Bengaluru, Karnataka, India Meta Platform Full timeJob DescriptionJob descriptionMeta is looking for ASIC Engineer, Design Verification to join our dynamic team and embark on a rewarding career journey.- Develop and implement ASIC design methodologies, including design, verification, and testing Collaborate with cross-functional teams to identify and understand requirements and develop solutions that meet...
-
ASIC Verification Engineer, PCIe
8 hours ago
Bengaluru, Karnataka, India Meta Full time US$ 1,50,000 - US$ 2,00,000 per yearMeta is hiring Application-Specific Integrated Circuit (ASIC) Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a team working with the best in the...
-
Asic Verification Engineer
4 weeks ago
Bengaluru, Karnataka, India WhiteLotus Talent Partners Full timeJob Title: ASIC Verification Engineer Location: India (Bangalore / Hyderabad / Pune / Noida / Chennai)Experience Level: 2–10+ Years Employment Type: Full-Time | Permanent Job Description: We are seeking a highly motivated and detail-oriented ASIC Verification Engineer to join our semiconductor development team.The ideal candidate will be responsible for...
-
ASIC Verification Engineer, Formal
1 day ago
Bengaluru, Karnataka, India Meta Full time US$ 1,50,000 - US$ 2,00,000 per yearMeta is hiring Application-Specific Integrated Circuit (ASIC) Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Formal Verification Engineer, you will be part of a team working with the best in the...
-
Bengaluru, Karnataka, India Meta Full time US$ 1,50,000 - US$ 2,00,000 per yearMeta is hiring Application-Specific Integrated Circuit (ASIC) Verification Engineer with background in Simulation Acceleration using Emulation and Hybrid Platforms within the Infrastructure organization. We are looking for individuals with experience in Simulation Acceleration and Emulation to build IP and System On Chip (SoC) for data center applications.As...
-
ASIC Design Verification Expert
2 days ago
Bengaluru, Karnataka, India beBeeVerification Full time ₹ 1,50,00,000 - ₹ 2,00,00,000Expert in ASIC Design Verification WantedWe are seeking a seasoned ASIC Design Verification Engineer to join our team of professionals focused on developing cutting-edge solutions for data center applications.This role involves working with industry-leading technologies and methodologies to design, implement, and verify complex digital circuits. As a key...
-
Senior ASIC Verification Specialist
2 days ago
Bengaluru, Karnataka, India beBeeVerification Full time ₹ 1,04,000 - ₹ 1,30,878Job OverviewAs a key member of our team, you will be immersed in the latest verification methodologies, including UVM, to drive complex feature verification suites forward.You will architect and develop block-level verification environments for sub-systems and full-chip using System Verilog and UVM methodology, with a focus on delivering high-quality results...