IP Design Verification Lead
5 days ago
WHAT YOU DO AT AMD CHANGES EVERYTHING
We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences - the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world's most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives.
AMD together we advance_
Silicon Design Verification Engineer (Multiple Levels)
The Role
An RTL Design Verification Engineer role in our Security IP (SECIP) development team, where a large number of individual embedded micro-processor (MP) subsystems and associated hardware accelerators vital to improve subsystems performance and functionality are designed and verified. These subsystem IPs provide high performance functions to System on Chip (SoC) products across all AMD business units such as client computers, servers, discrete graphics, and gaming. Our verification engineers will work on block level functional verification and its closure, and/or on subsystem level integration and verification for a variety of embedded MP subsystems. Your expertise will impact security policy management, cryptography, data compression, high throughput DMA, power management, and many other subsystem applications.
The Person
A talented hardware/firmware co-design/verification engineer with strong records of technical ownership and execution to drive block level IP and/or MP subsystem design and verification assignments to completion. A forward-thinking engineer who tends to optimize/improve the workflow, anticipate/analyze/resolve technical issues, enjoy a competitive pace while empowering and mentoring team members. A strong written and verbal communicator with strong problem solving and attention to detail skills along with professional interpersonal communication capability.
Key Responsibilities
- Develop and maintain block level IP and MP subsystem verification architecture, testbenches, test methodology and infrastructure
- Develop and debug test plans using SystemVerilog/UVM constrained-random test methodology, C-DPI directed test methodology, formal proof verification methodology, and using object-oriented programming (OOP) techniques to implement/maintain testbenches and tests
- Triage regressions, debug simulations, analyze coverage, work/resolve technical issues with design, verification and other teams to achieve verification closure
- Participate in MP subsystem specification, influence IP micro-architecture development (design for verification aspect), design and execute reusable test methodology across individual MP subsystems
- Debug and solve integration issues with SoC Integration and SoC DV teams
- Provide technical leadership in verification methodology development and critical problem resolution if as advanced level team members
- Provide project execution leadership in term of technical assignment ownership, technical mentorship, task planning through divide and conquer, task progress reporting and forecasting if as advanced level team members
Preferred Experience
- BSc with a minimum of equivalent 5 years relevant experience; or MSc with a minimum of equivalent 3 years; or PhD in a directly related research area and a minimum of 1 year
- A minimum of equivalent 10 years relevant experience if as advanced level team members
- Proven understanding of MP subsystem and/or common hardware datapath accelerator architectures as well as deep knowledge of applicable state-of-art verification methodology and best practices, if as advanced level team members
- Proficient in System Verilog, object oriented programming, and scripting (using Ruby, Perl, Python and Makefile)
- Proven skills in creating UVC and other UVM components. Experience with C-DPI and Formal Verification techniques are valuable assets.
- Excellent understanding of standard bus/interface protocols (i.e. AXI, AHB, AMBA)
- Proven experience with ASIC verification tools: simulation, debugging, linting, power aware simulation, etc.
- Relevant design domain specific knowledge and technical leadership capability required for advanced level candidates
Academic Credentials
- Bachelor's Degree or Master's Degree in Electrical Engineering, Computer Engineering, or Computer Science, or possibly a related field
- Master's Degree preferred.
Benefits offered are described:
AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants' needs under the respective laws throughout all stages of the recruitment and selection process.
-
IP/Subsystem Verification Lead
5 days ago
Bengaluru, Karnataka, India AMD Full time ₹ 20,00,000 - ₹ 25,00,000 per yearWHAT YOU DO AT AMD CHANGES EVERYTHINGWe care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences - the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our...
-
IP/Subsystems Design Verification Lead
2 weeks ago
Bengaluru, Karnataka, India AMD Full time US$ 1,50,000 - US$ 2,00,000 per yearWHAT YOU DO AT AMD CHANGES EVERYTHINGWe care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences - the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our...
-
Altera - IP Verification Lead
5 days ago
Bengaluru, Karnataka, India Intel Full time ₹ 20,00,000 - ₹ 25,00,000 per yearJob Description Job Details: :Performs functional verification of IP logic to ensure design will meet specification requirements. Develops IP verification plans, test benches, and the verification environment to ensure coverage to confirm to microarchitecture specifications. Executes verification plans and defines and runs system simulation models to...
-
IP Verification Manager
2 weeks ago
Bengaluru, Karnataka, India Truechip Full time ₹ 15,00,000 - ₹ 25,00,000 per yearCompany DescriptionTruechip is a leading provider of Design and Verification solutions, helping accelerate designs, reduce costs, and manage risks associated with the development of ASIC, FPGA, and SoC. Established in 2008, Truechip is a privately held company with a global presence and strong leadership. The company aims to be the top provider of...
-
Verification Lead Design Engineer
3 weeks ago
Bengaluru, Karnataka, India, Karnataka Cadence System Design and Analysis Full timeBE/BTech/ME/MTech - Electrical / Electronics / VLSI with an experience as a design and verification engineer.5+ years of Design Verification experience with SV/UVMStrong background on functional verification fundamentals, environment planning, test plan generation, environment development is a must.Design Verification experience verifying complex designs and...
-
Altera - IP Verification Lead/Architect
6 days ago
Bengaluru, Karnataka, India Intel Full time ₹ 1,00,00,000 - ₹ 3,00,00,000 per yearJob Description Job Details: :Performs functional verification of IP logic to ensure design will meet specification requirements. Develops IP verification plans, test benches, and the verification environment to ensure coverage to confirm to microarchitecture specifications. Executes verification plans and defines and runs system simulation models to...
-
Asic/Soc/IP Verification Lead
2 weeks ago
Bengaluru, Karnataka, India Simaxtech Full time ₹ 15,00,000 - ₹ 25,00,000 per yearRole & responsibilities0+ years of Experience.Quick learner with strong critical thinking and creative problem-solving skills.Solid knowledge in ASIC design process, digital design and UVM-based design verification methodologies.Proficient on using design and verification languages: UVM, Verilog, System Verilog, and System Verilog Assertions (SVA).Proficient...
-
Design Verification Engineer
5 days ago
Bengaluru, Karnataka, India Eximietas Design Full time ₹ 20,00,000 - ₹ 25,00,000 per yearJob OverviewWe are seeking an experienced and highly skilled Senior SOC Design Verification Engineer with a minimum of 5 years of hands-on experience in SOC Design Verification. As a key member of our team, you will play a pivotal role in ensuring the robustness and correctness of our cutting-edge System on Chip designs.Job DescriptionLead and manage SOC...
-
Design Verification Lead
3 weeks ago
Bengaluru, Karnataka, India, Karnataka L&T Technology Services Full timeL&T Technology services is looking to hire for Design Verification Engineers for Lead Role. Job Location : Bangalore Experience : 7-10 Years Job details are as below ::Job Description DV Positions: Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-stem/SoC level verification Develop functional tests based on...
-
FPGA IP Verification Manager
5 days ago
Bengaluru, Karnataka, India Altera Full time ₹ 1,04,000 - ₹ 1,30,878 per yearJob DetailsJob Description:Team Leadership And ManagementLead and mentor a team of engineers working on FPGA IP verificationDefine team priorities, set goals, and monitor performance through KPIs and regular performance reviews.Foster an environment of learning, collaboration, and technical excellence to drive verification efficiencies.Technical...