Principal DFT Engineer
3 hours ago
About Analog Devices
Analog Devices, Inc. (NASDAQ:
ADI
) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible. Learn more at
and on
and
Twitter (X)
.
Job Description: Principal Digital DFT Engineer
Role Summary
The Principal Digital DFT Engineer is responsible for architecting, implementing, and verifying advanced DFT solutions for complex digital ASICs and SoCs. This position emphasizes direct technical execution, deep problem-solving, and ownership of DFT flows for robust testability and manufacturing yield.
Key Responsibilities
- Own and drive all aspects of DFT architecture, definition, and implementation for digital chips, including scan insertion, ATPG, boundary scan, MBIST, logic BIST, JTAG and test compression techniques.
- Hands-on execution with EDA tools for scan synthesis, test pattern generation, fault simulation, and DFT rule checks.
- Create and validate test plans targeting high coverage for stuck-at, transition, and critical path faults.
- Integrate DFT with RTL and physical design teams; resolve complex trade-offs impacting fault coverage, PPA, or manufacturability.
- Optimize test modes, design for manufacturability, and debug silicon failures from bring-up through production ramp.
- Develop and implement low-overhead test structures and warranty schemes for new and legacy IP.
- Directly debug, analyze, and resolve DFT-related issues in simulation, emulation, and in the lab using standard test equipment.
- Deliver documented DFT architectures, test strategies, implementation scripts (TCL/Python/Perl), and design guidelines for engineering teams.
- Collaborate with ATE test engineers to implement production test solutions, reduce test costs, and improve coverage.
- Mentor engineers in DFT methodology, best practices, tool usage, and industry standards.
Required Qualifications
- Bachelor's or Master's degree in Electrical/Electronics/VLSI Engineering or equivalent.
- 10+ years' proven hands-on experience in DFT for digital ASIC/SoC development, with multiple tapeouts for large designs.
- Expert skills in DFT flows: scan, ATPG, MBIST, BIST, JTAG, boundary scan, fault simulation.
- Strong command of EDA tools: Synopsys DFT Compiler, Tessent, Cadence Modus, or equivalent.
- Scripting abilities (TCL, Python, Perl) for DFT automation and reporting.
- Solid knowledge of RTL design, synthesis, timing, and SoC architecture constraints.
- Demonstrated ability to debug complex DFT and test-mode issues at lab and production level.
- Ability to create technical documentation, guides, and mentor junior engineers.
Nice-to-Have Skills
Experience with DFT for advanced nodes (
- 7nm), 2.5D/3D packaging, or high-speed IP.
- Production ATE pattern development and test data evaluation.
- Knowledge of safety (ISO or security-oriented DFT requirements.
- DFT for memory BIST (SRAM/DRAM), and custom macro testing.
For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls. As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process.
Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.
Job Req Type: Experienced
Required Travel: Yes, 10% of the time
Shift Type: 1st Shift/Days
-
Principal DFT Engineer
2 weeks ago
Bengaluru, Karnataka, India SiMa Full time ₹ 12,00,000 - ₹ 36,00,000 per yearDescriptionJob Title:PrincipalDFT EngineerJob Location: Bangalore, India(This position requires a full-time, on-site presence in our Bangalore, India office)Job ID: AI2436Job DescriptionKey Responsibilities:Block-level, Sub-system, and SOC DFT architecture and methodology definition including SCAN, MBIST, IP tests, JTAG.Lead DFT architecture and...
-
Principal DFT Engineer
2 days ago
Bengaluru, Karnataka, India NXP Semiconductors Full time ₹ 12,00,000 - ₹ 24,00,000 per yearSenior DFT engineer with 10+ yrs experience in SoC DfT implementation and verification of scan architectures, JTAG, memory BIST, ATPG, LBIST.BE/ME/B.Tech/M.Tech from reputed institutes with 1st class degree and minimum of 5yrs of relevant industry experienceThe engineer should be well versed in Verilog/VHDL RTL coding, experienced in using Mentor DfT tools...
-
Principal DFT Engineer
6 days ago
Bengaluru, Karnataka, India Broadcom Full time ₹ 20,00,000 - ₹ 40,00,000 per yearJob Description:The candidate would be required to work on various phases of SoC DFT related activities for Broadcom APD (ASIC Product Division)'s designs - DFT Architecture, Test insertion and verification, Pattern generation, Coverage improvement, Post silicon debug and yield improvement to meet the product test metrics. It involves working with the...
-
DFT Engineer
2 weeks ago
Bengaluru, Karnataka, India Angel and Genie Full time ₹ 15,00,000 - ₹ 25,00,000 per yearRole: DFT EngineerLocation: Bangalore (work from office)Experience: 5+ yearsJob DescriptionWe are looking for an energetic, passionate and process oriented DFT Engineers who has extensive experience in planning, implementation and verification of DFT features for multiple SoC.Direct Responsibilities of the role, but not limited to, working on various...
-
Lead DFT Engineer
2 weeks ago
Bengaluru, Karnataka, India Astera Labs Full time ₹ 20,00,000 - ₹ 25,00,000 per yearAstera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, PCIe, and...
-
Lead DFT Engineer
2 weeks ago
Bengaluru, Karnataka, India Astera Labs Full time ₹ 12,00,000 - ₹ 24,00,000 per yearAstera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs' Intelligent Connectivity Platform integrates CXL, Ethernet, PCIe, and...
-
DFT Engineer
2 weeks ago
Bengaluru, Karnataka, India Mettlesemi Systems And Technologies Private Limite Full time ₹ 12,00,000 - ₹ 36,00,000 per yearPosition: DFT EngineerExperience: 5+ years Location: Bangalore, India Company: Mettlesemi Systems and Technologies Pvt Ltd Job Type: Full-TimeWe are seeking a skilled Design-for-Test (DFT) Engineer to join our silicon design team for a high-impact engagement with a prestigious global client. The ideal candidate will have strong expertise in SoC-level DFT...
-
DFT Engineer
2 weeks ago
Bengaluru, Karnataka, India Infogrowth Full time ₹ 15,00,000 - ₹ 25,00,000 per yearWe're hiring a skilled DFT Engineer with 6–9 years of experience in ATPG, Scan Insertion, and DFT Architecture. The ideal candidate will have strong debugging, scripting, and STA/timing closure expertise for VLSI front-end design. Required Candidate profileExperienced DFT Engineer with hands-on exposure to ATPG,Scan Insertion, and Static Timing Analysis....
-
DFT Engineer
6 days ago
Bengaluru, Karnataka, India Canvendor Full time ₹ 12,00,000 - ₹ 36,00,000 per yearUrgent_Opening_for_CanvendorHiring: DFT Engineer (5+ Years Experience) |Bangalore| Immediate Joiners PreferredLocation: Bangalore, IndiaExperience: 5-10 YearsNotice period: Immediate to 30daysMandatory: DFT, ATPG, Scan Insertion, EDA ToolsKey_Requirements:DFT Fundamentals including JTAG, Scan, ATPG, IEEE 1687 iJTAG, EDT ArchitectureScan Insertion using...
-
DFT Engineer
2 weeks ago
Bengaluru, Karnataka, India Amazon Full time ₹ 12,00,000 - ₹ 36,00,000 per yearDescriptionThe team that built the innovative Silicon IP AZ1 Neural Edge that is powering the latest generation of Echo devices is looking for a Senior DFT Engineer to continue to innovate on behalf of our customers. We are a part of Amazon Lab126 that revolutionized reading with our Kindle family of products and reimagined user experience through Echo and...