
IP Verification Engineer
2 days ago
Job Description
WHAT YOU DO AT AMD CHANGES EVERYTHING
We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences - the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world's most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives.
AMD together we advance_
IP Verification Engineer
THE ROLE:
The verification team at AMD is looking for a Senior Silicon Design Engineer to contribute on the verification of Network on Chip IPs and Subsystems. The individual will help develop and use simulation and/or formal based verification environments, at block and subystem level, to prove the functional correctness of Network-On-Chip (NOC) IPs, subsystem and SOC designs.
THE PERSON:
You have a passion for modern, complex digital design, and verification in general. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems.
KEY RESPONSIBILITIES:
- Plan verification of complex digital design blocks by fully understanding the architecture and design specifications
- Interact with architects and design engineers to create a comprehensive verification testplan
- Design testbenches in System Verilog and UVM to complete verification of the design in an efficient manner
- Create and enhance constrained-random and/or directed verification environments, and formally verify designs with System Verilog Assertions (SVA) and industry leading formal tools
- Debug tests with design engineers to deliver functionally correct design blocks
- Identify and write coverage measures for stimulus quality improvements
- Perform coverage analysis to identify verification holes and achieve closure on coverage metrics
PREFERRED EXPERIENCE:
- Experienced with development of UVM, OVM, VMM and/or System Verilog, Verilog test benches and usage of simulation tools/debug environments like Synopsys VCS, Cadence IES to test block level/full chip SOCs and FPGAs.
- Strong understanding of state of the art of verification techniques, including assertion and coverage-driven verification.
- Strong understanding of different phases of ASIC and/or full custom chip development is required.
- Experience in block level NOC (Net work on Chip) verification is a plus.
- Verification Experience in protocols like AXI3/4, DDR4/5, HBM, PCIe, Processors, Graphics is a plus.
- Experience as a verification architect, establishing the verification methodology, tools and infrastructure for high performance FPGAs, SOCs and/or VLSI designs is a plus.
- Experience with gate level simulation, power verification, reset verification, contention checking, abstraction techniques is a plus.
- Familiarity with verification management tools as well as understanding of database management particularly as it pertains to regression management is a plus.
- Experience with formal property checking tools such as Cadence (IEV), Jasper and Synopsys (VC-Formal, Magellan) is a plus.
ACADEMIC CREDENTIALS:
- Bachelors or Masters degree in computer engineering/Electrical Engineering
- #LI-SR5
Benefits offered are described: .
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants needs under the respective laws throughout all stages of the recruitment and selection process.
-
IP Verification Engineer
2 weeks ago
India Siemens EDA (Siemens Digital Industries Software) Full time ₹ 9,00,000 - ₹ 12,00,000 per yearYou will be responsible for developing a deeper understanding of standard bus protocols like (AHB/AHB5/AXI4/ACE/CHI-B, C, D, E etc.) and develop SW Softmodel / RTL IPs / accelerated VIPs using C/C / SystemVerilog/SystemC/ UVM, make them perfect for Simulation (Questa) and Emulation (Platform), helping customers to deploy and use them in their Verification...
-
IP Verification Engineer
4 days ago
Hyderabad, India Xilinx Full timeJob Description WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences - the building blocks for the data center, artificial intelligence, PCs, gaming and embedded....
-
IP Verification Engineer
4 days ago
india ACL Digital Full timeJob Title :IP Verification Engineer – UVM verification Exp Level:4+ yrs Location:Bangalore/Hyderabad Job Description:System Verilog based UVM Functional verification, Behavioral modelling of functional blocks. System level performance verification, traffic patterns, bandwidth & latency analysis. Expertise in AXI4 bus protocol. Experience in Network On Chip...
-
IP Verification Engineer
2 weeks ago
India ACL Digital Full timeJob Title :IP Verification Engineer – UVM verificationExp Level:4+ yrsLocation:Bangalore/HyderabadJob Description:System Verilog based UVM Functional verification, Behavioral modelling of functional blocks. System level performance verification, traffic patterns, bandwidth & latency analysis. Expertise in AXI4 bus protocol. Experience in Network On Chip...
-
GFX IP Verification Engineer
4 days ago
india ACL Digital Full timeGFx IP Verification EngineerRamp up on the GFx IP and the verification infrastructure. Debug C++ based testcases using logs and waveforms. Regression debug and root cause, raise JIRAs and verify the fixes Coverage analysis. Port C++ tests to PSS. Debug and fix the PSS tests to have the same result as C++ tests. 4+ years of design verification...
-
IP Design Verification Lead
2 weeks ago
India Xilinx Full timeJob DescriptionWHAT YOU DO AT AMD CHANGES EVERYTHINGWe care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences - the building blocks for the data center, artificial intelligence, PCs, gaming and embedded....
-
Principal Design Verification Engineer
2 weeks ago
India beBeeVerification Full time ₹ 70,00,000 - ₹ 90,00,000As a principal design verification engineer, you will lead and contribute to the verification of complex IP blocks or SoC subsystems.We are looking for an experienced verification expert who can develop test plans, verification strategies, and coverage metrics based on design specifications.You will work collaboratively with architects, designers, and other...
-
IP Verification Lead
4 days ago
India Xilinx Full timeJob Description WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences - the building blocks for the data center, artificial intelligence, PCs, gaming and embedded....
-
IP Senior Verification Engineer
5 days ago
India Microsoft Full time ₹ 12,00,000 - ₹ 36,00,000 per yearIP Senior Verification EngineerMultiple Locations, IndiaDate postedSep 17, 2025Job number1879255Work site3 days / week in-officeTravel0-25%Role typeIndividual ContributorProfessionHardware EngineeringDisciplineSilicon EngineeringEmployment typeFull-TimeOverviewMicrosoft Silicon, Cloud Hardware, and Infrastructure Engineering (SCHIE) is the team behind...
-
IP Senior Verification Engineer
1 day ago
India Microsoft Full timeIP Senior Verification Engineer Multiple Locations, India Date posted Sep 17, 2025 Job number Work site 3 days / week in-office Travel 0-25% Role type Individual Contributor Profession Hardware Engineering Discipline Silicon Engineering Employment type Full-Time Overview Microsoft Silicon, Cloud Hardware, and Infrastructure Engineering (SCHIE) is the team...