ASIC Verification Engineer
2 weeks ago
Job Title: Design Verification EngineerLocation: Bangalore, IndiaType - Full timeDescription:Client is seeking a Design Verification Engineer. The role is technical, hands-on, in charge of the verification environment for new silicon projects and developments. We are looking for an experienced professional with Passion & Drive to succeed.Primary Responsibilities Include:Responsible for all aspects of verification methodology employed and for ensuring the application of uniform standards and adoption of best practices.Work and liaison with other Design Verification teams within our customer sites to identify holes in the design verification flow and implement corrective action.Overall, responsible for verification of ASIC designs To include such things as:Design Verification – Implement test benches in UVM and SytemVerilog, run regressions at RTL and gate level, generate and report DV metrics with respect to bug tracking and code coverage, debug failures and provide feedback to the design team.Responsible for oversight and completion of debugging problems and troubleshooting in Real Time. This includes being responsible forDebugging Designs for High throughput, Low Latency of Pipeline andDynamic Power Management at full system level.Setup Verification Regression suites at RTL Level & CorrespondingNetlist Level after Synthesis to test any/all Corner case conditions.Work closely with Socionext’s design team to ensure the Company is meeting design requirements for projects.This may include: review of specifications, understanding chip architecture, developing tests & coverage plans, and defining methodology & test benches.Work closely with Socionext’s Custom SoC department to provide great customer service to our clients and the projects at hand. Support, encourage and drive timely and accurate deliverables with customers within schedulesNecessary Qualifications:BS or MS in Computer Science or Electrical Engineering.5-10+ years of industry experience bringing silicon ICs into high volume production.Must have strong experience with UVM.Must have a full chip verification experienceExperience of leading a single project.Knowledge of industry standard interfaces. Extensive Familiarity withVerilog, Simulation tools & demonstrated ability to debug Problems &Troubleshooting in Real Time.Sound knowledge of ARMv8, interconnect, memory coherence and memory architecturesFamiliarity with Formality & most popular Verification Tools. (Key knowledge should include such topics as: IP validation, Gate level verification, FPGA Validation, Emulation, Silicon Validation, Reference Board bring up verification, Silicon Bring up, DFx, Low Power Verification)Expertise in writing Perl / Python, awk, sed & Common Scripts to automate the Verification Tasks for CPU plus all Chip peripherals – USB, PCIe, MIPI,SDIO, PCI E & DDR Controllers.Advanced knowledge of ASIC design and verification flow including RTL design, simulation, test bench development, regression, equivalence checking, timing analysis, scan insertion and test pattern generationExperience with low-level programming of systems in C/C++.Experienced in writing scripts in languages such as Perl, Python, and Tcl.Functional understanding of constrained random verification process, functional coverage, and code coverage.Low power verification UPFTeam player with excellent communication skills and the desire to take on diverse challenges.Customer interactionOther Qualifications:Good knowledge of low power cameras and imaging systems is a plusExperience with formal verification tools is a plus.CPU Security, Secure boot, Secure JTAGFamiliarity with ARM architectureFamiliarity with scripting/programming with Perl/Python, Tcl, C/C++
-
ASIC Verification Engineer
6 days ago
Bengaluru, Karnataka, India Eviden Full time ₹ 15,00,000 - ₹ 25,00,000 per yearEviden, part of the Atos Group, with an annual revenue of circa € 5 billion is a global leader in data-driven, trusted and sustainable digital transformation. As a next generation digital business with worldwide leading positions in digital, cloud, data, advanced computing and security, it brings deep expertise for all industries in more than 47 countries....
-
Sr technical recruiter- asic
3 weeks ago
Bengaluru, India Prodapt ASIC Services Full timeProdapt is a global technology company and the largest specialized player in the Connectedness industry. As an AI-first strategic partner, Prodapt provides consulting, business transformation, and managed services to top telecom and tech enterprises. Prodapt’s ASIC Services is a leading provider of So C ASIC/FPGA and Embedded Software services. We offer...
-
ASIC Verification Engineer
6 days ago
Bengaluru, Karnataka, India Atos Full time ₹ 12,00,000 - ₹ 36,00,000 per yearEviden, part of the Atos Group, with an annual revenue of circa € 5 billion is a global leader in data-driven, trusted and sustainable digital transformation. As a next generation digital business with worldwide leading positions in digital, cloud, data, advanced computing and security, it brings deep expertise for all industries in more than 47 countries....
-
ASIC Design Verification Engineer
2 weeks ago
Bengaluru, India HPE Aruba Networking Full timeASIC Verification Engineer Experience: 4+ Years Responsibilities: - You will be exposed to the latest verification methodologies like UVM and enable complex feature verification suites. - Architect and Develop block level verification environments for sub-system and fullchip using System Verilog and UVM methodology. (30%) - Define, architect, code, and...
-
ASIC Design Verification Engineer
3 weeks ago
Bengaluru, India HPE Aruba Networking Full timeASIC Verification Engineer Experience: 4+ Years Responsibilities: You will be exposed to the latest verification methodologies like UVM and enable complex feature verification suites. Architect and Develop block level verification environments for sub-system and fullchip using System Verilog and UVM methodology. (30%) Define, architect, code, and deliver...
-
ASIC Design Verification Engineer
2 weeks ago
Bengaluru, India HPE Aruba Networking Full timeASIC Verification Engineer Experience: 4+ Years Responsibilities: You will be exposed to the latest verification methodologies like UVM and enable complex feature verification suites. Architect and Develop block level verification environments for sub-system and fullchip using System Verilog and UVM methodology. (30%) Define, architect, code, and deliver...
-
ASIC Design Verification Engineer
2 weeks ago
Bengaluru, India HPE Aruba Networking Full timeASIC Verification Engineer Experience: 4+ Years Responsibilities: You will be exposed to the latest verification methodologies like UVM and enable complex feature verification suites. Architect and Develop block level verification environments for sub-system and fullchip using System Verilog and UVM methodology. (30%) Define, architect, code, and deliver...
-
ASIC Design verification engineer
18 hours ago
Bengaluru, Karnataka, India Chiplogic Technologies Full time ₹ 9,00,000 - ₹ 12,00,000 per yearRole DescriptionThis is a full-time on-site role for an ASIC Design Verification Engineer located in Bengaluru. The engineer will be responsible for formal verification, RTL design, computer architecture, functional verification, and debugging. Day-to-day tasks include verifying ASIC designs, ensuring functional accuracy, debugging any issues, and...
-
ASIC Design Verification Engineer
2 weeks ago
Bengaluru, India HPE Aruba Networking Full timeASIC Verification Engineer Experience: 4+ Years Responsibilities:You will be exposed to the latest verification methodologies like UVM and enable complex feature verification suites.Architect and Develop block level verification environments for sub-system and fullchip using System Verilog and UVM methodology. (30%)Define, architect, code, and deliver...
-
ASIC Design Verification Engineer
2 weeks ago
Bengaluru, India HPE Aruba Networking Full timeASIC Verification Engineer Experience: 4+ Years Responsibilities:You will be exposed to the latest verification methodologies like UVM and enable complex feature verification suites.Architect and Develop block level verification environments for sub-system and fullchip using System Verilog and UVM methodology. (30%)Define, architect, code, and deliver...